From ced162f1ad7bb6c122803fa871e099b9a5b2585e Mon Sep 17 00:00:00 2001 From: Geert Uytterhoeven Date: Mon, 3 May 2021 10:23:11 +0200 Subject: linux: bsp-41x: non-target: Move RMSTPCR() register offset fix The Realtime Module Stop Control Register offsets are unused, and planned to be removed. Signed-off-by: Geert Uytterhoeven Reviewed-by: Wolfram Sang Reviewed-by: Yoshihiro Shimoda --- projects/linux/core/bsp41x_clk_renesas.yaml | 1 - 1 file changed, 1 deletion(-) (limited to 'projects/linux/core/bsp41x_clk_renesas.yaml') diff --git a/projects/linux/core/bsp41x_clk_renesas.yaml b/projects/linux/core/bsp41x_clk_renesas.yaml index ebf79c5..736ef56 100644 --- a/projects/linux/core/bsp41x_clk_renesas.yaml +++ b/projects/linux/core/bsp41x_clk_renesas.yaml @@ -7,7 +7,6 @@ bsp41x: - 226e92814ca5b8ea1ce789869cee131c9bc2a819 # clk: renesas: rcar-gen3: Add support ZG clock divider for R8A77990 - 97a8cbaabb27ab9b53c345798e87ff5de155cf94 # clk: renesas: rcar-gen3: Fix revision of R8A7796 for applying SD_SKIP_FIRST - 5a2c795936b78619f1f83ff89846efe7e63be2b3 # clk: renesas: rcar-gen3: Fix SCCG/Clean peripheral clocks definition - - e2e29b30e3175bdb72d275fea28e1443e8301074 # clk: renesas: cpg-mssr: Fix Realtime Module Stop Control Register offsets - 630d6bce408c5955192de1053053572ccc66103c # clk: r8a779x: add IMP clock - de03f48327ebdb3c0bb30b4866e27ff158655cc6 # clk: r8a779x: add mlp clock - 8dc96a9c37919b41fbf48747a00cf003f0d00091 # clk: renesas: r8a7795: Add ADG clock -- cgit v1.2.3