From 9583c099b4a08b49e03f7b461c344b6d277fd262 Mon Sep 17 00:00:00 2001 From: Jesse Barnes Date: Wed, 10 Dec 2008 15:47:28 -0800 Subject: Revert "Merge branch 'modesetting-gem'" This reverts commit 6656db10551bbb8770dd945b6d81d5138521f208. We really just want the libdrm and ioctl bits, not all the driver stuff. --- linux-core/radeon_atombios.c | 757 ------------------------------------------- 1 file changed, 757 deletions(-) delete mode 100644 linux-core/radeon_atombios.c (limited to 'linux-core/radeon_atombios.c') diff --git a/linux-core/radeon_atombios.c b/linux-core/radeon_atombios.c deleted file mode 100644 index 61732274..00000000 --- a/linux-core/radeon_atombios.c +++ /dev/null @@ -1,757 +0,0 @@ -/* - * Copyright 2007-8 Advanced Micro Devices, Inc. - * Copyright 2008 Red Hat Inc. - * - * Permission is hereby granted, free of charge, to any person obtaining a - * copy of this software and associated documentation files (the "Software"), - * to deal in the Software without restriction, including without limitation - * the rights to use, copy, modify, merge, publish, distribute, sublicense, - * and/or sell copies of the Software, and to permit persons to whom the - * Software is furnished to do so, subject to the following conditions: - * - * The above copyright notice and this permission notice shall be included in - * all copies or substantial portions of the Software. - * - * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR - * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, - * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL - * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR - * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, - * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR - * OTHER DEALINGS IN THE SOFTWARE. - * - * Authors: Dave Airlie - * Alex Deucher - */ -#include "drmP.h" -#include "radeon_drm.h" -#include "radeon_drv.h" - -#include "atom.h" -#include "atom-bits.h" - - -union atom_supported_devices { - struct _ATOM_SUPPORTED_DEVICES_INFO info; - struct _ATOM_SUPPORTED_DEVICES_INFO_2 info_2; - struct _ATOM_SUPPORTED_DEVICES_INFO_2d1 info_2d1; -}; - -static inline struct radeon_i2c_bus_rec radeon_lookup_gpio(struct drm_device *dev, uint8_t id) -{ - struct drm_radeon_private *dev_priv = dev->dev_private; - struct atom_context *ctx = dev_priv->mode_info.atom_context; - ATOM_GPIO_I2C_ASSIGMENT gpio; - struct radeon_i2c_bus_rec i2c; - int index = GetIndexIntoMasterTable(DATA, GPIO_I2C_Info); - struct _ATOM_GPIO_I2C_INFO *i2c_info; - uint16_t data_offset; - - memset(&i2c, 0, sizeof(struct radeon_i2c_bus_rec)); - i2c.valid = false; - - atom_parse_data_header(ctx, index, NULL, NULL, NULL, &data_offset); - - i2c_info = (struct _ATOM_GPIO_I2C_INFO *)(ctx->bios + data_offset); - - gpio = i2c_info->asGPIO_Info[id]; - - i2c.mask_clk_reg = le16_to_cpu(gpio.usClkMaskRegisterIndex) * 4; - i2c.mask_data_reg = le16_to_cpu(gpio.usDataMaskRegisterIndex) * 4; - i2c.put_clk_reg = le16_to_cpu(gpio.usClkEnRegisterIndex) * 4; - i2c.put_data_reg = le16_to_cpu(gpio.usDataEnRegisterIndex) * 4; - i2c.get_clk_reg = le16_to_cpu(gpio.usClkY_RegisterIndex) * 4; - i2c.get_data_reg = le16_to_cpu(gpio.usDataY_RegisterIndex) * 4; - i2c.a_clk_reg = le16_to_cpu(gpio.usClkA_RegisterIndex) * 4; - i2c.a_data_reg = le16_to_cpu(gpio.usDataA_RegisterIndex) * 4; - i2c.mask_clk_mask = (1 << gpio.ucClkMaskShift); - i2c.mask_data_mask = (1 << gpio.ucDataMaskShift); - i2c.put_clk_mask = (1 << gpio.ucClkEnShift); - i2c.put_data_mask = (1 << gpio.ucDataEnShift); - i2c.get_clk_mask = (1 << gpio.ucClkY_Shift); - i2c.get_data_mask = (1 << gpio.ucDataY_Shift); - i2c.a_clk_mask = (1 << gpio.ucClkA_Shift); - i2c.a_data_mask = (1 << gpio.ucDataA_Shift); - i2c.hw_line = gpio.sucI2cId.sbfAccess.bfI2C_LineMux; - i2c.hw_capable = gpio.sucI2cId.sbfAccess.bfHW_Capable; - i2c.valid = true; - - return i2c; -} - -#if 0 -// TODO fix atom FB/scratch space access -struct edid *radeon_atom_get_edid(struct drm_connector *connector) -{ - struct radeon_connector *radeon_connector = to_radeon_connector(connector); - struct drm_radeon_private *dev_priv = radeon_connector->base.dev->dev_private; - struct radeon_mode_info *mode_info = &dev_priv->mode_info; - READ_EDID_FROM_HW_I2C_DATA_PS_ALLOCATION edid_param; - int i2c_clock = 50; - int prescale; - unsigned char *raw_edid; - struct edid *edid = NULL; - int index = GetIndexIntoMasterTable(COMMAND, ReadEDIDFromHWAssistedI2C); - - if (!radeon_connector->ddc_bus) - return edid; - - if (!radeon_connector->ddc_bus->rec.hw_capable) - return edid; - - if (info->atomBIOS->fbBase) - raw_edid = (unsigned char *)info->FB + info->atomBIOS->fbBase; - else if (info->atomBIOS->scratchBase) - raw_edid = (unsigned char *)info->atomBIOS->scratchBase; - else - return edid; - - memset(raw_edid, 0, ATOM_EDID_RAW_DATASIZE); - - if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R520) - prescale = (127 << 8) + (mode_info->sclk * 10) / (4 * 127 * i2c_clock); - else if ((dev_priv->flags & RADEON_FAMILY_MASK) < CHIP_R600) - prescale = (((mode_info->sclk * 10)/(4 * 128 * 100) + 1) << 8) + 128; - else - prescale = (mode_info->spll.reference_freq * 10) / i2c_clock; - - edid_param.usPrescale = prescale; - edid_param.usVRAMAddress = 0; - edid_param.ucSlaveAddr = 0xa0; - edid_param.ucLineNumber = radeon_connector->ddc_bus->rec.hw_line; - - atom_execute_table(dev_priv->mode_info.atom_context, index, (uint32_t *)&edid_param); - - if (raw_edid[1] == 0xff) { - edid = kmalloc(size_of(struct edid), GFP_KERNEL); - *edid = raw_edid; - } - - return edid; - -} -#endif - -static struct radeon_i2c_bus_rec radeon_parse_i2c_record(struct drm_device *dev, ATOM_I2C_RECORD *record) -{ - return radeon_lookup_gpio(dev, record->sucI2cId.bfI2C_LineMux); -} - -static void radeon_atom_apply_quirks(struct drm_device *dev, int index) -{ - struct drm_radeon_private *dev_priv = dev->dev_private; - struct radeon_mode_info *mode_info = &dev_priv->mode_info; - - if ((dev->pdev->device == 0x791e) && - (dev->pdev->subsystem_vendor == 0x1043) && - (dev->pdev->subsystem_device == 0x826d)) { - if ((mode_info->bios_connector[index].connector_type == CONNECTOR_HDMI_TYPE_A) && - (mode_info->bios_connector[index].tmds_type == TMDS_LVTMA)) { - mode_info->bios_connector[index].connector_type = CONNECTOR_DVI_D; - } - } - - if ((dev->pdev->device == 0x5653) && - (dev->pdev->subsystem_vendor == 0x1462) && - (dev->pdev->subsystem_device == 0x0291)) { - if (mode_info->bios_connector[index].connector_type == CONNECTOR_LVDS) { - mode_info->bios_connector[index].ddc_i2c.valid = false; - } - } -} - -const int object_connector_convert[] = -{ CONNECTOR_NONE, - CONNECTOR_DVI_I, - CONNECTOR_DVI_I, - CONNECTOR_DVI_D, - CONNECTOR_DVI_D, - CONNECTOR_VGA, - CONNECTOR_CTV, - CONNECTOR_STV, - CONNECTOR_NONE, - CONNECTOR_DIN, - CONNECTOR_SCART, - CONNECTOR_HDMI_TYPE_A, - CONNECTOR_HDMI_TYPE_B, - CONNECTOR_HDMI_TYPE_B, - CONNECTOR_LVDS, - CONNECTOR_DIN, - CONNECTOR_NONE, - CONNECTOR_NONE, - CONNECTOR_NONE, - CONNECTOR_DISPLAY_PORT, -}; - -bool radeon_get_atom_connector_info_from_bios_object_table(struct drm_device *dev) -{ - struct drm_radeon_private *dev_priv = dev->dev_private; - struct radeon_mode_info *mode_info = &dev_priv->mode_info; - struct atom_context *ctx = mode_info->atom_context; - int index = GetIndexIntoMasterTable(DATA, Object_Header); - uint16_t size, data_offset; - uint8_t frev, crev; - ATOM_CONNECTOR_OBJECT_TABLE *con_obj; - ATOM_INTEGRATED_SYSTEM_INFO_V2 *igp_obj = NULL; - ATOM_OBJECT_HEADER *obj_header; - int i, j; - - atom_parse_data_header(ctx, index, &size, &frev, &crev, &data_offset); - - if (crev < 2) - return false; - - - obj_header = (ATOM_OBJECT_HEADER *)(ctx->bios + data_offset); - - con_obj = (ATOM_CONNECTOR_OBJECT_TABLE *)(ctx->bios + data_offset + obj_header->usConnectorObjectTableOffset); - DRM_ERROR("Num of objects %d\n", con_obj->ucNumberOfObjects); - - for (i = 0; i < con_obj->ucNumberOfObjects; i++) { - ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT *src_dst_table; - ATOM_COMMON_RECORD_HEADER *record; - uint8_t obj_id, num, obj_type; - int record_base; - uint16_t con_obj_id = le16_to_cpu(con_obj->asObjects[i].usObjectID); - - obj_id = (con_obj_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT; - num = (con_obj_id & ENUM_ID_MASK) >> ENUM_ID_SHIFT; - obj_type = (con_obj_id & OBJECT_TYPE_MASK) >> OBJECT_TYPE_SHIFT; - if (obj_type != GRAPH_OBJECT_TYPE_CONNECTOR) - continue; - - DRM_ERROR("offset is %04x\n", le16_to_cpu(con_obj->asObjects[i].usSrcDstTableOffset)); - src_dst_table = (ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT *) - (ctx->bios + data_offset + le16_to_cpu(con_obj->asObjects[i].usSrcDstTableOffset)); - - DRM_ERROR("object id %04x %02x\n", obj_id, src_dst_table->ucNumberOfSrc); - - if ((dev_priv->chip_family == CHIP_RS780) && - (obj_id == CONNECTOR_OBJECT_ID_PCIE_CONNECTOR)) { - uint32_t slot_config, ct; - - // TODO - } else - mode_info->bios_connector[i].connector_type = object_connector_convert[obj_id]; - - if (mode_info->bios_connector[i].connector_type == CONNECTOR_NONE) - mode_info->bios_connector[i].valid = false; - else - mode_info->bios_connector[i].valid = true; - mode_info->bios_connector[i].devices = 0; - - for (j = 0; j < src_dst_table->ucNumberOfSrc; j++) { - uint8_t sobj_id; - - sobj_id = (src_dst_table->usSrcObjectID[j] & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT; - DRM_ERROR("src object id %04x %d\n", src_dst_table->usSrcObjectID[j], sobj_id); - - switch(sobj_id) { - case ENCODER_OBJECT_ID_INTERNAL_LVDS: - mode_info->bios_connector[i].devices |= (1 << ATOM_DEVICE_LCD1_INDEX); - break; - case ENCODER_OBJECT_ID_INTERNAL_TMDS1: - case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1: - mode_info->bios_connector[i].devices |= (1 << ATOM_DEVICE_DFP1_INDEX); - break; - case ENCODER_OBJECT_ID_INTERNAL_UNIPHY: - if (num == 1) - mode_info->bios_connector[i].devices |= (1 << ATOM_DEVICE_DFP1_INDEX); - else - mode_info->bios_connector[i].devices |= (1 << ATOM_DEVICE_DFP2_INDEX); - mode_info->bios_connector[i].tmds_type = TMDS_UNIPHY; - break; - case ENCODER_OBJECT_ID_INTERNAL_TMDS2: - case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1: - mode_info->bios_connector[i].devices |= (1 << ATOM_DEVICE_DFP2_INDEX); - mode_info->bios_connector[i].tmds_type = TMDS_EXT; - break; - case ENCODER_OBJECT_ID_INTERNAL_LVTM1: - case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA: - mode_info->bios_connector[i].devices |= (1 << ATOM_DEVICE_DFP3_INDEX); - mode_info->bios_connector[i].tmds_type = TMDS_LVTMA; - break; - case ENCODER_OBJECT_ID_INTERNAL_DAC1: - case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1: - if (mode_info->bios_connector[i].connector_type == CONNECTOR_DIN || - mode_info->bios_connector[i].connector_type == CONNECTOR_STV || - mode_info->bios_connector[i].connector_type == CONNECTOR_CTV) - mode_info->bios_connector[i].valid = false; - else - mode_info->bios_connector[i].devices |= (1 << ATOM_DEVICE_CRT1_INDEX); - mode_info->bios_connector[i].dac_type = DAC_PRIMARY; - break; - case ENCODER_OBJECT_ID_INTERNAL_DAC2: - case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2: - if (mode_info->bios_connector[i].connector_type == CONNECTOR_DIN || - mode_info->bios_connector[i].connector_type == CONNECTOR_STV || - mode_info->bios_connector[i].connector_type == CONNECTOR_CTV) - mode_info->bios_connector[i].valid = false; - else - mode_info->bios_connector[i].devices |= (1 << ATOM_DEVICE_CRT2_INDEX); - mode_info->bios_connector[i].dac_type = DAC_TVDAC; - break; - } - } - - record = (ATOM_COMMON_RECORD_HEADER *) - (ctx->bios + data_offset + le16_to_cpu(con_obj->asObjects[i].usRecordOffset)); - record_base = le16_to_cpu(con_obj->asObjects[i].usRecordOffset); - - while (record->ucRecordType > 0 && - record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) { - DRM_ERROR("record type %d\n", record->ucRecordType); - - switch(record->ucRecordType) { - case ATOM_I2C_RECORD_TYPE: - mode_info->bios_connector[i].ddc_i2c = radeon_parse_i2c_record(dev, (ATOM_I2C_RECORD *)record); - break; - case ATOM_HPD_INT_RECORD_TYPE: - break; - case ATOM_CONNECTOR_DEVICE_TAG_RECORD_TYPE: - break; - } - record = (ATOM_COMMON_RECORD_HEADER *)((char *)record + record->ucRecordSize); - } - - } - return true; -} - - -bool radeon_get_atom_connector_info_from_bios_connector_table(struct drm_device *dev) -{ - struct drm_radeon_private *dev_priv = dev->dev_private; - struct radeon_mode_info *mode_info = &dev_priv->mode_info; - struct atom_context *ctx = mode_info->atom_context; - int index = GetIndexIntoMasterTable(DATA, SupportedDevicesInfo); - uint16_t size, data_offset; - uint8_t frev, crev; - uint16_t device_support; - - union atom_supported_devices *supported_devices; - int i,j; - - if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600) - // FIXME this should return false for pre-r6xx chips - if (radeon_get_atom_connector_info_from_bios_object_table(dev)) - return true; - - atom_parse_data_header(ctx, index, &size, &frev, &crev, &data_offset); - - supported_devices = (union atom_supported_devices *)(ctx->bios + data_offset); - - device_support = le16_to_cpu(supported_devices->info.usDeviceSupport); - - for (i = 0; i < ATOM_MAX_SUPPORTED_DEVICE; i++) { - - ATOM_CONNECTOR_INFO_I2C ci = supported_devices->info.asConnInfo[i]; - - if (!(device_support & (1 << i))) { - mode_info->bios_connector[i].valid = false; - continue; - } - - if (i == ATOM_DEVICE_CV_INDEX) { - DRM_DEBUG("Skipping Component Video\n"); - mode_info->bios_connector[i].valid = false; - continue; - } - - if (i == ATOM_DEVICE_TV1_INDEX) { - DRM_DEBUG("Skipping TV Out\n"); - mode_info->bios_connector[i].valid = false; - continue; - } - - mode_info->bios_connector[i].valid = true; - mode_info->bios_connector[i].output_id = ci.sucI2cId.sbfAccess.bfI2C_LineMux; - mode_info->bios_connector[i].devices = 1 << i; - mode_info->bios_connector[i].connector_type = ci.sucConnectorInfo.sbfAccess.bfConnectorType; - - if (mode_info->bios_connector[i].connector_type == CONNECTOR_NONE) { - mode_info->bios_connector[i].valid = false; - continue; - } - - mode_info->bios_connector[i].dac_type = ci.sucConnectorInfo.sbfAccess.bfAssociatedDAC; - - if ((i == ATOM_DEVICE_TV1_INDEX) || - (i == ATOM_DEVICE_TV2_INDEX) || - (i == ATOM_DEVICE_TV1_INDEX)) - mode_info->bios_connector[i].ddc_i2c.valid = false; - else if ((dev_priv->chip_family == CHIP_RS600) || - (dev_priv->chip_family == CHIP_RS690) || - (dev_priv->chip_family == CHIP_RS740)) { - if ((i == ATOM_DEVICE_DFP2_INDEX) || (i == ATOM_DEVICE_DFP3_INDEX)) - mode_info->bios_connector[i].ddc_i2c = - radeon_lookup_gpio(dev, ci.sucI2cId.sbfAccess.bfI2C_LineMux + 1); - else - mode_info->bios_connector[i].ddc_i2c = - radeon_lookup_gpio(dev, ci.sucI2cId.sbfAccess.bfI2C_LineMux); - } else - mode_info->bios_connector[i].ddc_i2c = - radeon_lookup_gpio(dev, ci.sucI2cId.sbfAccess.bfI2C_LineMux); - - if (i == ATOM_DEVICE_DFP1_INDEX) - mode_info->bios_connector[i].tmds_type = TMDS_INT; - else if (i == ATOM_DEVICE_DFP2_INDEX) { - if ((dev_priv->chip_family == CHIP_RS600) || - (dev_priv->chip_family == CHIP_RS690) || - (dev_priv->chip_family == CHIP_RS740)) - mode_info->bios_connector[i].tmds_type = TMDS_DDIA; - else - mode_info->bios_connector[i].tmds_type = TMDS_EXT; - } else if (i == ATOM_DEVICE_DFP3_INDEX) - mode_info->bios_connector[i].tmds_type = TMDS_LVTMA; - else - mode_info->bios_connector[i].tmds_type = TMDS_NONE; - - /* Always set the connector type to VGA for CRT1/CRT2. if they are - * shared with a DVI port, we'll pick up the DVI connector below when we - * merge the outputs - */ - if ((i == ATOM_DEVICE_CRT1_INDEX || i == ATOM_DEVICE_CRT2_INDEX) && - (mode_info->bios_connector[i].connector_type == CONNECTOR_DVI_I || - mode_info->bios_connector[i].connector_type == CONNECTOR_DVI_D || - mode_info->bios_connector[i].connector_type == CONNECTOR_DVI_A)) { - mode_info->bios_connector[i].connector_type = CONNECTOR_VGA; - } - - if (crev > 1) { - ATOM_CONNECTOR_INC_SRC_BITMAP isb = supported_devices->info_2.asIntSrcInfo[i]; - - switch(isb.ucIntSrcBitmap) { - case 0x4: - mode_info->bios_connector[i].hpd_mask = 0x1; - break; - case 0xa: - mode_info->bios_connector[i].hpd_mask = 0x100; - break; - default: - mode_info->bios_connector[i].hpd_mask = 0; - break; - } - } else { - mode_info->bios_connector[i].hpd_mask = 0; - } - - radeon_atom_apply_quirks(dev, i); - } - - /* CRTs/DFPs may share a port */ - for (i = 0; i < ATOM_MAX_SUPPORTED_DEVICE; i++) { - if (!mode_info->bios_connector[i].valid) - continue; - - for (j = 0; j < ATOM_MAX_SUPPORTED_DEVICE; j++) { - if (mode_info->bios_connector[j].valid && (i != j)) { - if (mode_info->bios_connector[i].output_id == - mode_info->bios_connector[j].output_id) { - if (((i == ATOM_DEVICE_DFP1_INDEX) || - (i == ATOM_DEVICE_DFP2_INDEX) || - (i == ATOM_DEVICE_DFP3_INDEX)) && - ((j == ATOM_DEVICE_CRT1_INDEX) || - (j == ATOM_DEVICE_CRT2_INDEX))) { - mode_info->bios_connector[i].dac_type = mode_info->bios_connector[j].dac_type; - mode_info->bios_connector[i].devices |= mode_info->bios_connector[j].devices; - mode_info->bios_connector[i].hpd_mask = mode_info->bios_connector[j].hpd_mask; - mode_info->bios_connector[j].valid = false; - } else if (((j == ATOM_DEVICE_DFP1_INDEX) || - (j == ATOM_DEVICE_DFP2_INDEX) || - (j == ATOM_DEVICE_DFP3_INDEX)) && - ((i == ATOM_DEVICE_CRT1_INDEX) || - (i == ATOM_DEVICE_CRT2_INDEX))) { - mode_info->bios_connector[j].dac_type = mode_info->bios_connector[i].dac_type; - mode_info->bios_connector[j].devices |= mode_info->bios_connector[i].devices; - mode_info->bios_connector[j].hpd_mask = mode_info->bios_connector[i].hpd_mask; - mode_info->bios_connector[i].valid = false; - } - } - } - } - } - - - DRM_DEBUG("BIOS Connector table\n"); - for (i = 0; i < ATOM_MAX_SUPPORTED_DEVICE; i++) { - if (!mode_info->bios_connector[i].valid) - continue; - - DRM_DEBUG("Port %d: ddc_type 0x%x, dac_type %d, tmds_type %d, connector type %d, hpd_mask %d\n", - i, mode_info->bios_connector[i].ddc_i2c.mask_clk_reg, - mode_info->bios_connector[i].dac_type, - mode_info->bios_connector[i].tmds_type, - mode_info->bios_connector[i].connector_type, - mode_info->bios_connector[i].hpd_mask); - } - return true; -} - -union firmware_info { - ATOM_FIRMWARE_INFO info; - ATOM_FIRMWARE_INFO_V1_2 info_12; - ATOM_FIRMWARE_INFO_V1_3 info_13; - ATOM_FIRMWARE_INFO_V1_4 info_14; -}; - -bool radeon_atom_get_clock_info(struct drm_device *dev) -{ - struct drm_radeon_private *dev_priv = dev->dev_private; - struct radeon_mode_info *mode_info = &dev_priv->mode_info; - int index = GetIndexIntoMasterTable(DATA, FirmwareInfo); - union firmware_info *firmware_info; - uint8_t frev, crev; - struct radeon_pll *p1pll = &mode_info->p1pll; - struct radeon_pll *p2pll = &mode_info->p2pll; - struct radeon_pll *spll = &mode_info->spll; - struct radeon_pll *mpll = &mode_info->mpll; - uint16_t data_offset; - - atom_parse_data_header(mode_info->atom_context, index, NULL, &frev, &crev, &data_offset); - - firmware_info = (union firmware_info *)(mode_info->atom_context->bios + data_offset); - - if (firmware_info) { - /* pixel clocks */ - p1pll->reference_freq = le16_to_cpu(firmware_info->info.usReferenceClock); - p1pll->reference_div = 0; - - p1pll->pll_out_min = le16_to_cpu(firmware_info->info.usMinPixelClockPLL_Output); - p1pll->pll_out_max = le32_to_cpu(firmware_info->info.ulMaxPixelClockPLL_Output); - - if (p1pll->pll_out_min == 0) { - if (radeon_is_avivo(dev_priv)) - p1pll->pll_out_min = 64800; - else - p1pll->pll_out_min = 20000; - } - - p1pll->pll_in_min = le16_to_cpu(firmware_info->info.usMinPixelClockPLL_Input); - p1pll->pll_in_max = le16_to_cpu(firmware_info->info.usMaxPixelClockPLL_Input); - - *p2pll = *p1pll; - - /* system clock */ - spll->reference_freq = le16_to_cpu(firmware_info->info.usReferenceClock); - spll->reference_div = 0; - - spll->pll_out_min = le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Output); - spll->pll_out_max = le32_to_cpu(firmware_info->info.ulMaxEngineClockPLL_Output); - - /* ??? */ - if (spll->pll_out_min == 0) { - if (radeon_is_avivo(dev_priv)) - spll->pll_out_min = 64800; - else - spll->pll_out_min = 20000; - } - - spll->pll_in_min = le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Input); - spll->pll_in_max = le16_to_cpu(firmware_info->info.usMaxEngineClockPLL_Input); - - - /* memory clock */ - mpll->reference_freq = le16_to_cpu(firmware_info->info.usReferenceClock); - mpll->reference_div = 0; - - mpll->pll_out_min = le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Output); - mpll->pll_out_max = le32_to_cpu(firmware_info->info.ulMaxMemoryClockPLL_Output); - - /* ??? */ - if (mpll->pll_out_min == 0) { - if (radeon_is_avivo(dev_priv)) - mpll->pll_out_min = 64800; - else - mpll->pll_out_min = 20000; - } - - mpll->pll_in_min = le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Input); - mpll->pll_in_max = le16_to_cpu(firmware_info->info.usMaxMemoryClockPLL_Input); - - mode_info->sclk = le32_to_cpu(firmware_info->info.ulDefaultEngineClock); - mode_info->mclk = le32_to_cpu(firmware_info->info.ulDefaultMemoryClock); - - return true; - } - return false; -} - - -void radeon_atombios_get_tmds_info(struct radeon_encoder *encoder) -{ - struct drm_device *dev = encoder->base.dev; - struct drm_radeon_private *dev_priv = dev->dev_private; - struct radeon_mode_info *mode_info = &dev_priv->mode_info; - int index = GetIndexIntoMasterTable(DATA, TMDS_Info); - uint16_t data_offset; - struct _ATOM_TMDS_INFO *tmds_info; - uint8_t frev, crev; - uint16_t maxfreq; - int i; - - atom_parse_data_header(mode_info->atom_context, index, NULL, &frev, &crev, &data_offset); - - tmds_info = (struct _ATOM_TMDS_INFO *)(mode_info->atom_context->bios + data_offset); - - if (tmds_info) { - maxfreq = le16_to_cpu(tmds_info->usMaxFrequency); - for (i = 0; i < 4; i++) { - encoder->tmds_pll[i].freq = le16_to_cpu(tmds_info->asMiscInfo[i].usFrequency); - encoder->tmds_pll[i].value = tmds_info->asMiscInfo[i].ucPLL_ChargePump & 0x3f; - encoder->tmds_pll[i].value |= ((tmds_info->asMiscInfo[i].ucPLL_VCO_Gain & 0x3f) << 6); - encoder->tmds_pll[i].value |= ((tmds_info->asMiscInfo[i].ucPLL_DutyCycle & 0xf) << 12); - encoder->tmds_pll[i].value |= ((tmds_info->asMiscInfo[i].ucPLL_VoltageSwing & 0xf) << 16); - - DRM_DEBUG("TMDS PLL From BIOS %u %x\n", - encoder->tmds_pll[i].freq, - encoder->tmds_pll[i].value); - - if (maxfreq == encoder->tmds_pll[i].freq) { - encoder->tmds_pll[i].freq = 0xffffffff; - break; - } - } - } -} - -union lvds_info { - struct _ATOM_LVDS_INFO info; - struct _ATOM_LVDS_INFO_V12 info_12; -}; - -void radeon_atombios_get_lvds_info(struct radeon_encoder *encoder) -{ - struct drm_device *dev = encoder->base.dev; - struct drm_radeon_private *dev_priv = dev->dev_private; - struct radeon_mode_info *mode_info = &dev_priv->mode_info; - int index = GetIndexIntoMasterTable(DATA, LVDS_Info); - uint16_t data_offset; - union lvds_info *lvds_info; - uint8_t frev, crev; - - atom_parse_data_header(mode_info->atom_context, index, NULL, &frev, &crev, &data_offset); - - lvds_info = (union lvds_info *)(mode_info->atom_context->bios + data_offset); - - if (lvds_info) { - encoder->dotclock = le16_to_cpu(lvds_info->info.sLCDTiming.usPixClk) * 10; - encoder->panel_xres = le16_to_cpu(lvds_info->info.sLCDTiming.usHActive); - encoder->panel_yres = le16_to_cpu(lvds_info->info.sLCDTiming.usVActive); - encoder->hblank = le16_to_cpu(lvds_info->info.sLCDTiming.usHBlanking_Time); - encoder->hoverplus = le16_to_cpu(lvds_info->info.sLCDTiming.usHSyncOffset); - encoder->hsync_width = le16_to_cpu(lvds_info->info.sLCDTiming.usHSyncWidth); - - encoder->vblank = le16_to_cpu(lvds_info->info.sLCDTiming.usVBlanking_Time); - encoder->voverplus = le16_to_cpu(lvds_info->info.sLCDTiming.usVSyncOffset); - encoder->vsync_width = le16_to_cpu(lvds_info->info.sLCDTiming.usVSyncWidth); - encoder->panel_pwr_delay = le16_to_cpu(lvds_info->info.usOffDelayInMs); - encoder->lvds_misc = lvds_info->info.ucLVDS_Misc; - encoder->lvds_ss_id = lvds_info->info.ucSS_Id; - } -} - -void radeon_atom_dyn_clk_setup(struct drm_device *dev, int enable) -{ - struct drm_radeon_private *dev_priv = dev->dev_private; - struct radeon_mode_info *mode_info = &dev_priv->mode_info; - struct atom_context *ctx = mode_info->atom_context; - DYNAMIC_CLOCK_GATING_PS_ALLOCATION args; - int index = GetIndexIntoMasterTable(COMMAND, DynamicClockGating); - - args.ucEnable = enable; - - atom_execute_table(dev_priv->mode_info.atom_context, index, (uint32_t *)&args); -} - -void radeon_atom_static_pwrmgt_setup(struct drm_device *dev, int enable) -{ - struct drm_radeon_private *dev_priv = dev->dev_private; - struct radeon_mode_info *mode_info = &dev_priv->mode_info; - struct atom_context *ctx = mode_info->atom_context; - ENABLE_ASIC_STATIC_PWR_MGT_PS_ALLOCATION args; - int index = GetIndexIntoMasterTable(COMMAND, EnableASIC_StaticPwrMgt); - - args.ucEnable = enable; - - atom_execute_table(dev_priv->mode_info.atom_context, index, (uint32_t *)&args); -} - -void radeon_atom_set_engine_clock(struct drm_device *dev, int eng_clock) -{ - struct drm_radeon_private *dev_priv = dev->dev_private; - struct radeon_mode_info *mode_info = &dev_priv->mode_info; - struct atom_context *ctx = mode_info->atom_context; - SET_ENGINE_CLOCK_PS_ALLOCATION args; - int index = GetIndexIntoMasterTable(COMMAND, SetEngineClock); - - args.ulTargetEngineClock = eng_clock; /* 10 khz */ - - atom_execute_table(dev_priv->mode_info.atom_context, index, (uint32_t *)&args); -} - -void radeon_atom_set_memory_clock(struct drm_device *dev, int mem_clock) -{ - struct drm_radeon_private *dev_priv = dev->dev_private; - struct radeon_mode_info *mode_info = &dev_priv->mode_info; - struct atom_context *ctx = mode_info->atom_context; - SET_MEMORY_CLOCK_PS_ALLOCATION args; - int index = GetIndexIntoMasterTable(COMMAND, SetMemoryClock); - - args.ulTargetMemoryClock = mem_clock; /* 10 khz */ - - atom_execute_table(dev_priv->mode_info.atom_context, index, (uint32_t *)&args); -} - -void radeon_atom_initialize_bios_scratch_regs(struct drm_device *dev) -{ - struct drm_radeon_private *dev_priv = dev->dev_private; - uint32_t bios_2_scratch, bios_6_scratch; - - if (dev_priv->chip_family >= CHIP_R600) { - bios_2_scratch = RADEON_READ(RADEON_BIOS_0_SCRATCH); - bios_6_scratch = RADEON_READ(RADEON_BIOS_6_SCRATCH); - } else { - bios_2_scratch = RADEON_READ(RADEON_BIOS_0_SCRATCH); - bios_6_scratch = RADEON_READ(RADEON_BIOS_6_SCRATCH); - } - - /* let the bios control the backlight */ - bios_2_scratch &= ~ATOM_S2_VRI_BRIGHT_ENABLE; - - /* tell the bios not to handle mode switching */ - bios_6_scratch |= (ATOM_S6_ACC_BLOCK_DISPLAY_SWITCH | - ATOM_S6_ACC_MODE); - - if (dev_priv->chip_family >= CHIP_R600) { - RADEON_WRITE(R600_BIOS_2_SCRATCH, bios_2_scratch); - RADEON_WRITE(R600_BIOS_6_SCRATCH, bios_6_scratch); - } else { - RADEON_WRITE(RADEON_BIOS_2_SCRATCH, bios_2_scratch); - RADEON_WRITE(RADEON_BIOS_6_SCRATCH, bios_6_scratch); - } - -} - -void -radeon_atom_output_lock(struct drm_encoder *encoder, bool lock) -{ - struct drm_device *dev = encoder->dev; - struct drm_radeon_private *dev_priv = dev->dev_private; - uint32_t bios_6_scratch; - - if (dev_priv->chip_family >= CHIP_R600) - bios_6_scratch = RADEON_READ(R600_BIOS_6_SCRATCH); - else - bios_6_scratch = RADEON_READ(RADEON_BIOS_6_SCRATCH); - - if (lock) - bios_6_scratch |= ATOM_S6_CRITICAL_STATE; - else - bios_6_scratch &= ~ATOM_S6_CRITICAL_STATE; - - if (dev_priv->chip_family >= CHIP_R600) - RADEON_WRITE(R600_BIOS_6_SCRATCH, bios_6_scratch); - else - RADEON_WRITE(RADEON_BIOS_6_SCRATCH, bios_6_scratch); -} -- cgit v1.2.3