| Age | Commit message (Collapse) | Author | 
|---|
|  |  | 
|  |  | 
|  |  | 
|  | See attachment 10246 on https://bugs.freedesktop.org/show_bug.cgi?id=5921 | 
|  | Earlier NV1X chips use the NV04 code, see previous commits about NV10 RAMFC
entry size. | 
|  |  | 
|  |  | 
|  |  | 
|  | - use a timer for disabling vblank events to avoid enable/disable calls too
    often
  - make i915 work with pre-965 chips again (would like to structure this
    better, but this hack works on my test system) | 
|  | Sync-to-vblank actually works again for me with radeon. | 
|  |  | 
|  | Commit 9b01bd5b284bbf519b726b39f1352023cb5e9e69 introduced a
    compat_ioctl handler for RADEON_SETPARAM, the sole purpose of which was
    to handle the fact that on i386, alignof(uint64_t)==4.
    Unfortunately, this handler was installed for _all_ 64-bit
    architectures, instead of only x86_64 and ia64.  And thus it breaks
    32-bit compatibility on every other arch, where 64-bit integers are
    aligned to 8 bytes in 32-bit mode just the same as in 64-bit mode.
    Arnd has a cunning plan to use 'compat_u64' with appropriate alignment
    attributes according to the 32-bit ABI, but for now let's just make the
    compat_radeon_cp_setparam routine entirely disappear on 64-bit machines
    whose 32-bit compat support isn't for i386.  It would be a no-op with
    compat_u64 anyway.
    Signed-off-by: David Woodhouse <dwmw2@infradead.org> | 
|  |  | 
|  |  | 
|  | If the driver doesn't support vertical blank interrupts, it won't call
drm_vblank_init(), and dev->num_crtcs will be 0.
Also fix an off-by-one test against dev->num_crtcs. | 
|  |  | 
|  |  | 
|  |  | 
|  | Reported by Steve Wilkins / Michel Dänzer. | 
|  |  | 
|  |  | 
|  |  | 
|  | Also use drm_calloc instead of drm_alloc and memset, and use the size of the
struct instead of the size of the pointer for allocation... | 
|  | - use correct refcount variable in get/put routines
  - extract counter update from drm_vblank_get
  - make signal handling callback per-crtc
  - update interrupt handling logic, drivers should use drm_handle_vblank
  - move wakeup and counter update logic to new drm_handle_vblank routine
  - fixup usage of get/put in light of counter update extraction
  - fix longstanding bug in signal code, update pending counter only
    *after* we're sure we'll setup signal handling | 
|  |  | 
|  |  | 
|  | - move pre/post modeset ioctl to core
  - fixup i915 buffer swap
  - fix outstanding signal count code
  - create new core vblank init routine
  - test (works with glxgears)
  - simplify i915 interrupt handler | 
|  | of vblank interrupt in order to save power. | 
|  |  | 
|  | Introduce tile members for future tiled buffer support.
Allow user-space to explicitly define a fence-class.
Remove the implicit fence-class mechanism.
64-bit wide buffer object flag member. | 
|  |  | 
|  |  | 
|  |  | 
|  | on the CPU.... with this my indirect buffers at least start to live..
(cherry picked from commit 699cd9fc6c3794856f7e602088c77d0dfc11a122) | 
|  |  | 
|  |  | 
|  |  | 
|  | ttm test runs with it at least, needs to do more testing on it | 
|  |  | 
|  |  | 
|  | Conflicts:
	shared-core/radeon_drv.h | 
|  | This reverts commit 6e860d08d0f5b1e9a2d711aaf9fd6b982aa8039e.
As I said not a good plan - this macro will have to stay for now,
trying to do the vbl code with the inline was a bit messy - may need specialised
drm wait on functions | 
|  | This add support for CRTC2 vblank on radeon similiar to the i915 support | 
|  |  | 
|  |  | 
|  |  | 
|  | This cleans this code up a lot and uses the generic Linux idr which is
designed for this.
Signed-off-by: Dave Airlie <airlied@linux.ie> | 
|  | Signed-off-by: Michel Dänzer <michel@tungstengraphics.com>
Signed-off-by: Dave Airlie <airlied@linux.ie> | 
|  | This reverts commit 3fdef0dc2000308b16907b95f637c60acde80a74.
ditto not on master yet | 
|  | This reverts commit 3dfc1400e9fc58c69292d7cf7c2e1653fa5e6991.
this shouldn't have gone on master yet |