diff options
| -rw-r--r-- | shared-core/r300_cmdbuf.c | 33 | ||||
| -rw-r--r-- | shared-core/radeon_state.c | 109 | 
2 files changed, 138 insertions, 4 deletions
| diff --git a/shared-core/r300_cmdbuf.c b/shared-core/r300_cmdbuf.c index dc866823..c65ffd59 100644 --- a/shared-core/r300_cmdbuf.c +++ b/shared-core/r300_cmdbuf.c @@ -538,6 +538,36 @@ static __inline__ int r300_emit_bitblt_multi(drm_radeon_private_t *dev_priv,  	return 0;  } +static __inline__ int r300_emit_indx_buffer(drm_radeon_private_t *dev_priv, +					     drm_radeon_kcmd_buffer_t *cmdbuf) +{ +	u32 *cmd = (u32 *) cmdbuf->buf; +	int count, ret; +	RING_LOCALS; + +	count=(cmd[0]>>16) & 0x3fff; + +	if ((cmd[1] & 0x8000ffff) != 0x80000810) { +		DRM_ERROR("Invalid indx_buffer reg address %08X\n", cmd[1]); +		return DRM_ERR(EINVAL); +	} +	ret = r300_check_offset(dev_priv, cmd[2]); +	if (ret) { +		DRM_ERROR("Invalid indx_buffer offset is %08X\n", cmd[2]); +		return DRM_ERR(EINVAL); +	} + +	BEGIN_RING(count+2); +	OUT_RING(cmd[0]); +	OUT_RING_TABLE((int *)(cmdbuf->buf + 4), count + 1); +	ADVANCE_RING(); + +	cmdbuf->buf += (count+2)*4; +	cmdbuf->bufsz -= (count+2)*4; + +	return 0; +} +  static __inline__ int r300_emit_raw_packet3(drm_radeon_private_t *dev_priv,  					    drm_radeon_kcmd_buffer_t *cmdbuf)  { @@ -578,10 +608,11 @@ static __inline__ int r300_emit_raw_packet3(drm_radeon_private_t *dev_priv,  	case RADEON_CNTL_BITBLT_MULTI:  		return r300_emit_bitblt_multi(dev_priv, cmdbuf); +	case RADEON_CP_INDX_BUFFER:	/* DRAW_INDX_2 without INDX_BUFFER seems to lock up the gpu */ +		return r300_emit_indx_buffer(dev_priv, cmdbuf);  	case RADEON_CP_3D_DRAW_IMMD_2:	/* triggers drawing using in-packet vertex data */  	case RADEON_CP_3D_DRAW_VBUF_2:	/* triggers drawing of vertex buffers setup elsewhere */  	case RADEON_CP_3D_DRAW_INDX_2:	/* triggers drawing using indices to vertex buffer */ -	case RADEON_CP_INDX_BUFFER:	/* DRAW_INDX_2 without INDX_BUFFER seems to lock up the gpu */  	case RADEON_WAIT_FOR_IDLE:  	case RADEON_CP_NOP:  		/* these packets are safe */ diff --git a/shared-core/radeon_state.c b/shared-core/radeon_state.c index b4478019..bf5e3d29 100644 --- a/shared-core/radeon_state.c +++ b/shared-core/radeon_state.c @@ -275,6 +275,8 @@ static __inline__ int radeon_check_and_fixup_packet3(drm_radeon_private_t *  						     unsigned int *cmdsz)  {  	u32 *cmd = (u32 *) cmdbuf->buf; +	u32 offset, narrays; +	int count, i, k;  	*cmdsz = 2 + ((cmd[0] & RADEON_CP_PACKET_COUNT_MASK) >> 16); @@ -288,10 +290,106 @@ static __inline__ int radeon_check_and_fixup_packet3(drm_radeon_private_t *  		return DRM_ERR(EINVAL);  	} -	/* Check client state and fix it up if necessary */ -	if (cmd[0] & 0x8000) {	/* MSB of opcode: next DWORD GUI_CNTL */ -		u32 offset; +	switch(cmd[0] & 0xff00) { +	/* XXX Are there old drivers needing other packets? */ +	case RADEON_3D_DRAW_IMMD: +	case RADEON_3D_DRAW_VBUF: +	case RADEON_3D_DRAW_INDX: +	case RADEON_WAIT_FOR_IDLE: +	case RADEON_CP_NOP: +	case RADEON_3D_CLEAR_ZMASK: +/*	case RADEON_CP_NEXT_CHAR: +	case RADEON_CP_PLY_NEXTSCAN: +	case RADEON_CP_SET_SCISSORS: */ /* probably safe but will never need them? */ +		/* these packets are safe */ +		break; + +	case RADEON_CP_3D_DRAW_IMMD_2: +	case RADEON_CP_3D_DRAW_VBUF_2: +	case RADEON_CP_3D_DRAW_INDX_2: +	case RADEON_3D_CLEAR_HIZ: +		/* safe but r200 only */ +		if (dev_priv->microcode_version != UCODE_R200) { +			DRM_ERROR("Invalid 3d packet for r100-class chip\n"); +			return DRM_ERR(EINVAL); +		} +		break; + +	case RADEON_3D_LOAD_VBPNTR: +		count = (cmd[0] >> 16) & 0x3fff; + +		if (count > 18) { /* 12 arrays max */ +			DRM_ERROR("Too large payload in 3D_LOAD_VBPNTR (count=%d)\n", +				  count); +			return DRM_ERR(EINVAL); +		} + +		/* carefully check packet contents */ +		narrays = cmd[1] & ~0xc000; +		k = 0; +		i = 2; +		while ((k < narrays) && (i < (count + 2))) { +			i++;		/* skip attribute field */ +			if (radeon_check_and_fixup_offset(dev_priv, filp_priv, &cmd[i])) { +				DRM_ERROR +				    ("Invalid offset (k=%d i=%d) in 3D_LOAD_VBPNTR packet.\n", +				     k, i); +				return DRM_ERR(EINVAL); +			} +			k++; +			i++; +			if (k == narrays) +				break; +			/* have one more to process, they come in pairs */ +			if (radeon_check_and_fixup_offset(dev_priv, filp_priv, &cmd[i])) { +				DRM_ERROR +				    ("Invalid offset (k=%d i=%d) in 3D_LOAD_VBPNTR packet.\n", +				     k, i); +				return DRM_ERR(EINVAL); +			} +			k++; +			i++; +		} +		/* do the counts match what we expect ? */ +		if ((k != narrays) || (i != (count + 2))) { +			DRM_ERROR +			    ("Malformed 3D_LOAD_VBPNTR packet (k=%d i=%d narrays=%d count+1=%d).\n", +			      k, i, narrays, count + 1); +			return DRM_ERR(EINVAL); +		} +		break; + +	case RADEON_3D_RNDR_GEN_INDX_PRIM: +		if (dev_priv->microcode_version != UCODE_R100) { +			DRM_ERROR("Invalid 3d packet for r200-class chip\n"); +			return DRM_ERR(EINVAL); +		} +		if (radeon_check_and_fixup_offset(dev_priv, filp_priv, &cmd[1])) { +				DRM_ERROR("Invalid rndr_gen_indx offset\n"); +				return DRM_ERR(EINVAL); +		} +		break; + +	case RADEON_CP_INDX_BUFFER: +		if (dev_priv->microcode_version != UCODE_R200) { +			DRM_ERROR("Invalid 3d packet for r100-class chip\n"); +			return DRM_ERR(EINVAL); +		} +		if ((cmd[1] & 0x8000ffff) != 0x80000810) { +			DRM_ERROR("Invalid indx_buffer reg address %08X\n", cmd[1]); +			return DRM_ERR(EINVAL); +		} +		if (radeon_check_and_fixup_offset(dev_priv, filp_priv, &cmd[2])) { +			DRM_ERROR("Invalid indx_buffer offset is %08X\n", cmd[2]); +			return DRM_ERR(EINVAL); +		} +		break; + +	case RADEON_CNTL_HOSTDATA_BLT: +	case RADEON_CNTL_PAINT_MULTI: +	case RADEON_CNTL_BITBLT_MULTI: +		/* MSB of opcode: next DWORD GUI_CNTL */  		if (cmd[1] & (RADEON_GMC_SRC_PITCH_OFFSET_CNTL  			      | RADEON_GMC_DST_PITCH_OFFSET_CNTL)) {  			offset = cmd[2] << 10; @@ -313,6 +411,11 @@ static __inline__ int radeon_check_and_fixup_packet3(drm_radeon_private_t *  			}  			cmd[3] = (cmd[3] & 0xffc00000) | offset >> 10;  		} +		break; + +	default: +		DRM_ERROR("Invalid packet type %x\n", cmd[0] & 0xff00); +		return DRM_ERR(EINVAL);  	}  	return 0; | 
